Quadruple data rate: Difference between revisions
imported>Howard Arvi Hughes mNo edit summary |
imported>ZachPruckowski No edit summary |
||
Line 1: | Line 1: | ||
'''Quadruple data rate''' (or '''quad pumping''') is a [[microprocessor]] communication technique wherein data is transmitted four times for each clock cycle. The [[Front Side Bus]] for [[Intel]]'s [[Pentium 4]] and [[Core 2 Duo]] processors utilizes this technique to achieve an effective 800 MHz (200 MHz × 4),or 1066 MHz (266 MHz × 4). [[Xeon]] processors are capable of reaching an effective 1333 MHz bus (333 MHz x4) with this technique. | '''Quadruple data rate''' (or '''quad pumping''') is a [[microprocessor]] communication technique wherein data is transmitted four times for each clock cycle. The [[Front Side Bus]] for [[Intel]]'s [[Pentium 4]] and [[Core 2 Duo]] processors utilizes this technique to achieve an effective 800 MHz (200 MHz × 4),or 1066 MHz (266 MHz × 4). [[Xeon]] processors are capable of reaching an effective 1333 MHz bus (333 MHz x4) with this technique. | ||
Quadruple data rate is not four times as effective as actually increasing the data rate. This is because while the peak bandwidth is quadrupled, the [[read latency]] of the first word is unchanged. However, implementing a quadruple data rate bus is much easier and less expensive than quadrupling the speed of a bus (or doubling the speed of a [[double data rate]] bus) | |||
Quadruple data rate is also used in the [[Accelerated Graphics Port]] (AGP) bus. | Quadruple data rate is also used in the [[Accelerated Graphics Port]] (AGP) bus. | ||
Line 5: | Line 7: | ||
== See also == | == See also == | ||
* [[Double data rate]] | * [[Double data rate]] | ||
* [http://arstechnica.com/articles/paedia/cpu/bandwidth-latency.ars This article] from [[Ars Technica]] provides some grounding in the basics of bandwidth and latency. | |||
[[Category:Digital electronics]] | [[Category:Digital electronics]] | ||
[[Category:Computers Workgroup]] | [[Category:Computers Workgroup]] | ||
[[Category:CZ Live]] | [[Category:CZ Live]] |
Revision as of 17:39, 30 December 2006
Quadruple data rate (or quad pumping) is a microprocessor communication technique wherein data is transmitted four times for each clock cycle. The Front Side Bus for Intel's Pentium 4 and Core 2 Duo processors utilizes this technique to achieve an effective 800 MHz (200 MHz × 4),or 1066 MHz (266 MHz × 4). Xeon processors are capable of reaching an effective 1333 MHz bus (333 MHz x4) with this technique.
Quadruple data rate is not four times as effective as actually increasing the data rate. This is because while the peak bandwidth is quadrupled, the read latency of the first word is unchanged. However, implementing a quadruple data rate bus is much easier and less expensive than quadrupling the speed of a bus (or doubling the speed of a double data rate bus)
Quadruple data rate is also used in the Accelerated Graphics Port (AGP) bus.
See also
- Double data rate
- This article from Ars Technica provides some grounding in the basics of bandwidth and latency.